

# NPN/NPN high-voltage double transistors

Rev. 02 — 27 August 2009

**Product data sheet** 

## 1. Product profile

### 1.1 General description

NPN/NPN high-voltage double transistors in a small SOT457 (SC-74) Surface Mounted Device (SMD) plastic package.

#### 1.2 Features

- High breakdown voltage
- Two electrically isolated transistors
- Small SMD plastic package

### 1.3 Applications

- Automotive:
  - High- and low-side switches
  - Voltage regulators
- Communication: Telecom line interface
- Consumer: CRT TV
- Computing: Monitors

### 1.4 Quick reference data

#### Table 1. Quick reference data

| Symbol           | Parameter                 | Conditions                             | Min | Тур | Max | Unit |
|------------------|---------------------------|----------------------------------------|-----|-----|-----|------|
| Per transis      | stor                      |                                        |     |     |     |      |
| V <sub>CEO</sub> | collector-emitter voltage | open base                              | -   | -   | 300 | V    |
| I <sub>C</sub>   | collector current         |                                        | -   | -   | 100 | mA   |
| I <sub>CM</sub>  | peak collector current    | single pulse;<br>t <sub>p</sub> ≤ 1 ms | -   | -   | 200 | mA   |



NPN/NPN high-voltage double transistors

## 2. Pinning information

| Table 2. | Pinning       |                    |                    |
|----------|---------------|--------------------|--------------------|
| Pin      | Description   | Simplified outline | Symbol             |
| 1        | emitter TR1   |                    |                    |
| 2        | base TR2      |                    |                    |
| 3        | collector TR2 | 0                  |                    |
| 4        | emitter TR2   |                    |                    |
| 5        | base TR1      |                    |                    |
| 6        | collector TR1 |                    | 1 2 3<br>006aaa677 |

# 3. Ordering information

| Table 3. Ordering information |         |                                                  |         |  |
|-------------------------------|---------|--------------------------------------------------|---------|--|
| Type number                   | Package |                                                  |         |  |
|                               | Name    | Description                                      | Version |  |
| PMBTA42DS                     | SC-74   | plastic surface mounted package (TSOP6); 6 leads | SOT457  |  |

### 4. Marking

| Table 4. | Marking codes |              |
|----------|---------------|--------------|
| Type num | iber          | Marking code |
| PMBTA42  | DS            | P4           |

## 5. Limiting values

#### Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                 | Conditions                             | Min          | Max | Unit |
|------------------|---------------------------|----------------------------------------|--------------|-----|------|
| Per transis      | stor                      |                                        |              |     |      |
| V <sub>CBO</sub> | collector-base voltage    | open emitter                           | -            | 300 | V    |
| V <sub>CEO</sub> | collector-emitter voltage | open base                              | -            | 300 | V    |
| $V_{\text{EBO}}$ | emitter-base voltage      | open collector                         | -            | 6   | V    |
| I <sub>C</sub>   | collector current         |                                        | -            | 100 | mA   |
| I <sub>CM</sub>  | peak collector current    | single pulse;<br>t <sub>p</sub> ≤ 1 ms | -            | 200 | mA   |
| I <sub>BM</sub>  | peak base current         | single pulse;<br>t <sub>p</sub> ≤ 1 ms | -            | 100 | mA   |
| P <sub>tot</sub> | total power dissipation   | T <sub>amb</sub> ≤ 25 °C               | <u>[1]</u> _ | 290 | mW   |
|                  |                           |                                        | [2] _        | 370 | mW   |
|                  |                           |                                        | [3] _        | 450 | mW   |

#### NPN/NPN high-voltage double transistors

| Table 5. | Limiting | values | continued |
|----------|----------|--------|-----------|
|----------|----------|--------|-----------|

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter               | Conditions               | Min          | Max  | Unit |
|------------------|-------------------------|--------------------------|--------------|------|------|
| Per device       |                         |                          |              |      |      |
| P <sub>tot</sub> | total power dissipation | T <sub>amb</sub> ≤ 25 °C | <u>[1]</u> - | 420  | mW   |
|                  |                         |                          | [2] _        | 560  | mW   |
|                  |                         |                          | <u>[3]</u>   | 700  | mW   |
| Tj               | junction temperature    |                          | -            | 150  | °C   |
| T <sub>amb</sub> | ambient temperature     |                          | -65          | +150 | °C   |
| T <sub>stg</sub> | storage temperature     |                          | -65          | +150 | °C   |
|                  |                         |                          |              |      |      |

[1] Device mounted on an FR4 Printed-Circuit Board (PCB), single-sided copper, tin-plated and standard footprint.

[2] Device mounted on an FR4 PCB, single-sided copper, tin-plated, mounting pad for collector 1cm<sup>2</sup>.

[3] Device mounted on a ceramic PCB, Al<sub>2</sub>O<sub>3</sub>, standard footprint.

### 6. Thermal characteristics

| Table 6.                              | Thermal characteristics                          |             |              |     |     |      |
|---------------------------------------|--------------------------------------------------|-------------|--------------|-----|-----|------|
| Symbol                                | Parameter                                        | Conditions  | Min          | Тур | Max | Unit |
| Per trans                             | istor                                            |             |              |     |     |      |
| R <sub>th(j-a)</sub>                  | thermal resistance from                          | in free air | <u>[1]</u> _ | -   | 431 | K/W  |
| junction to ambient                   |                                                  | [2] _       | -            | 338 | K/W |      |
|                                       |                                                  |             | [3] _        | -   | 278 | K/W  |
| R <sub>th(j-sp)</sub>                 | thermal resistance from junction to solder point |             | -            | -   | 105 | K/W  |
| Per devic                             | e                                                |             |              |     |     |      |
| · · · · · · · · · · · · · · · · · · · | thermal resistance from                          | in free air | <u>[1]</u> _ | -   | 298 | K/W  |
|                                       | junction to ambient                              |             | [2] 22       | 223 | K/W |      |
|                                       |                                                  |             | <u>[3]</u>   | -   | 179 | K/W  |

[1] Device mounted on an FR4 PCB, single-sided copper, tin-plated and standard footprint.

[2] Device mounted on an FR4 PCB, single-sided copper, tin-plated, mounting pad for collector 1cm<sup>2</sup>.

[3] Device mounted on a ceramic PCB, Al<sub>2</sub>O<sub>3</sub>, standard footprint.

NPN/NPN high-voltage double transistors

## 7. Characteristics

| Table 7.<br>$T_{amb} = 25$      | Characteristics<br>°C unless otherwise | specified                                                                                                                                    |     |     |     |      |
|---------------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Symbol                          | Parameter                              | Conditions                                                                                                                                   | Min | Тур | Мах | Unit |
| Per trans                       | istor                                  |                                                                                                                                              |     |     |     |      |
| I <sub>CBO</sub>                | collector-base<br>cut-off current      | $V_{CB} = 200 \text{ V}; \text{ I}_{E} = 0 \text{ A}$                                                                                        | -   | -   | 100 | nA   |
| I <sub>EBO</sub>                | emitter-base<br>cut-off current        | $V_{EB} = 6 V; I_{C} = 0 A$                                                                                                                  | -   | -   | 100 | nA   |
| h <sub>FE</sub> DC current gain | DC current gain                        | $V_{CE}$ = 10 V; $I_C$ = 1 mA                                                                                                                | 25  | -   | -   |      |
|                                 |                                        | $V_{CE} = 10 \text{ V}; I_{C} = 10 \text{ mA}$                                                                                               | 40  | -   | -   |      |
|                                 |                                        | $V_{CE} = 10 \text{ V}; I_{C} = 30 \text{ mA}$                                                                                               | 40  | -   | -   |      |
| V <sub>CEsat</sub>              | collector-emitter saturation voltage   | $I_{\rm C}$ = 20 mA; $I_{\rm B}$ = 2 mA                                                                                                      | -   | -   | 500 | mV   |
| V <sub>BEsat</sub>              | base-emitter saturation voltage        | $I_{\rm C}$ = 20 mA; $I_{\rm B}$ = 2 mA                                                                                                      | -   | -   | 900 | mV   |
| C <sub>re</sub>                 | feedback<br>capacitance                | $\label{eq:VCB} \begin{array}{l} V_{CB} = 20 \text{ V}; \text{ I}_{C} = \text{i}_{c} = 0 \text{ A}; \\ \text{f} = 1 \text{ MHz} \end{array}$ | -   | -   | 3   | pF   |
| f <sub>T</sub>                  | transition<br>frequency                | $V_{CE}$ = 20 V; $I_C$ = 10 mA;<br>f = 100 MHz                                                                                               | 50  | -   | -   | MHz  |



### **NXP Semiconductors**

# PMBTA42DS

#### NPN/NPN high-voltage double transistors



NPN/NPN high-voltage double transistors

## 8. Package outline



## 9. Packing information

#### Table 8. Packing methods

The indicated -xxx are the last three digits of the 12NC ordering code.[1]

| Type number Package |        | Description                        |     | Packing quantity |       |
|---------------------|--------|------------------------------------|-----|------------------|-------|
|                     |        |                                    |     | 3000             | 10000 |
| PMBTA42DS           | SOT457 | 4 mm pitch, 8 mm tape and reel; T1 | [2] | -115             | -135  |
|                     |        | 4 mm pitch, 8 mm tape and reel; T2 | [3] | -125             | -165  |

[1] For further information and the availability of packing methods, see <u>Section 13</u>.

[2] T1: normal taping

[3] T2: reverse taping

NPN/NPN high-voltage double transistors

## **10. Soldering**



## NPN/NPN high-voltage double transistors

# **11. Revision history**

| Table 9.Revision h | istory                          |                                                             |                      |             |
|--------------------|---------------------------------|-------------------------------------------------------------|----------------------|-------------|
| Document ID        | Release date                    | Data sheet status                                           | Change notice        | Supersedes  |
| PMBTA42DS_2        | 20090827                        | Product data sheet                                          | -                    | PMBTA42DS_1 |
| Modifications:     |                                 | neet was changed to reflect<br>w legal definitions and disc |                      |             |
|                    | <ul> <li>Figure 8 "W</li> </ul> | ave soldering footprint SOT                                 | 457 (SC-74)":updated | l           |
| PMBTA42DS_1        | 20060106                        | Product data sheet                                          | -                    | -           |

#### NPN/NPN high-voltage double transistors

## 12. Legal information

### 12.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 12.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

### 12.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

### 12.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## **13. Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

#### NPN/NPN high-voltage double transistors

### 14. Contents

| 1    | Product profile 1         |
|------|---------------------------|
| 1.1  | General description       |
| 1.2  | Features                  |
| 1.3  | Applications 1            |
| 1.4  | Quick reference data 1    |
| 2    | Pinning information 2     |
| 3    | Ordering information 2    |
| 4    | Marking 2                 |
| 5    | Limiting values 2         |
| 6    | Thermal characteristics 3 |
| 7    | Characteristics 4         |
| 8    | Package outline 6         |
| 9    | Packing information 6     |
| 10   | Soldering 7               |
| 11   | Revision history 8        |
| 12   | Legal information 9       |
| 12.1 | Data sheet status 9       |
| 12.2 | Definitions               |
| 12.3 | Disclaimers               |
| 12.4 | Trademarks9               |
| 13   | Contact information 9     |
| 14   | Contents 10               |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2009.

All rights reserved.



For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 27 August 2009 Document identifier: PMBTA42DS\_2